Chao Ma, Weizhong Chen, Teng Liu, Wentong Zhang, Bo Zhang. Recent developments in superjunction power devices[J]. Journal of Semiconductors, 2024, 45(11): 111301
Copy Citation Text
【AIGC One Sentence Reading】:Summary: This paper overviews recent advancements in superjunction power devices, highlighting improvements in performance, reliability, and integration, with a focus on reducing specific on-resistance.
【AIGC Short Abstract】:The paper summarizes recent advancements in superjunction (SJ) power devices, highlighting their innovative charge balance mechanism that reduces trade-offs between on-resistance and breakdown voltage. It overviews theoretical developments, silicon-based & wide bandgap progress, and introduces homogenization field & high-K layers. SJ technology significantly enhances device performance, reliability, and integration, paving the way for future advancements in semiconductor power devices.
Note: This section is automatically generated by AI . The website and platform operators shall not be liable for any commercial or legal consequences arising from your use of AI generated content on this website. Please be aware of this.
Abstract
Superjunction (SJ) is one of the most innovative concepts in the field of power semiconductor devices and is often referred to as a "milestone" in power MOS. Its balanced charge field modulation mechanism breaks through the strong dependency between the doping concentration in the drift region and the breakdown voltage VB in conventional devices. This results in a reduction of the trade-off relationship between specific on-resistance Ron,sp and VB from the conventional Ron,sp∝VB2.5 to Ron,sp∝W?VB1.32, and even to Ron,sp∝W·VB1.03. As the exponential term coefficient decreases, Ron,sp decreases with the cell width W, exhibiting a development pattern reminiscent of "Moore’s Law". This paper provides an overview of the latest research developments in SJ power semiconductor devices. Firstly, it introduces the minimum specific on-resistance Ron,min theory of SJ devices, along with its combination with special effects like 3-D depletion and tunneling, discussing the development of Ron,min theory in the wide bandgap SJ field. Subsequently, it discusses the latest advancements in silicon-based and wide bandgap SJ power devices. Finally, it introduces the homogenization field (HOF) and high-K voltage-sustaining layers derived from the concept of SJ charge balance. SJ has made significant progress in device performance, reliability, and integration, and in the future, it will continue to evolve through deeper integration with different materials, processes, and packaging technologies, enhancing the overall performance of semiconductor power devices.
Power semiconductors are semiconductor devices that manage electric energy, with applications ranging from portable devices of several tens of milliwatts to high voltage direct current transmission processes of up to thousands of gigawatts. They are found in fields involving electricity, from energy storage and home appliances to IT products and network communications. One of the key objectives of power semiconductor design is to minimize the energy consumption of the device itself in the process of handling electric energy, requiring the breakdown voltage VB to be as high as possible and the on-state conduction resistance to be as low as possible. Since device resistance is related to the conductive cross-sectional area, the product of the device’s on-state resistance and area is defined as the specific on-state resistance Ron,sp. The eternal pursuit of power semiconductor devices is high VB and low Ron,sp. After the invention of vertical double-diffused metal−oxide−semiconductor field-effect transistor (VDMOS) in the 1970s, it was quickly discovered that there theoretically exists a Ron,sp∝VB2.5 relationship[1], indicating that for each doubling of the device’s VB, Ron,sp dramatically increases by 4.7 times. This relationship is also known as the "silicon limit" and has become the classic criterion for power MOS device characteristics. For a long time, researchers have been committed to making the device’s Ron,sp as close as possible to the "silicon limit" through various terminal technologies, which seemed to become a "curse" constraining the development of power MOS.
While researching various surface terminal technologies, Professor Chen Xingbi (Academician of Chinese Academy of Sciences) from the University of Electronic Science and Technology of China discovered that they all essentially introduce charges at the edge of the junction, and the electric field produced by these charges reduces the high electric field of the main junction. Around 1989, he proposed several methods to introduce charges inside the voltage-sustaining layer (VSL), among which the new composite buffer (CB) with parallel heterotypic doping regions in the vertical voltage-sustaining direction is the well-known superjunction (SJ)[2, 3]. In 1998, Siemens Semiconductor Company (now Infineon) launched the first SJ MOSFET product based on Chen’s invention patent, named CoolMOSTM, which quickly occupied the high-end application market of power devices with its lower Ron,sp advantage and SJ became a "milestone" in power MOS[4].
Fig. 1 compares the trend of Ron,sp over time for various product series at the 600 V level. The data points are compiled by the author based on publicly available reports. Due to the limitations imposed by the "silicon limit", Ron,sp of the conventional power MOS devices can be as high as 89.4 mΩ∙cm2 for 650 V device. After the invention of SJ, researchers quickly discovered theoretically that its Ron,sp could decrease with the size of the cell pitch[2−4]. Therefore, for a long time, the development of SJ devices has mainly focused on technological innovations and gradually developed two major manufacturing methods: multiple epitaxy and implantation processes represented by Infineon’s CoolMOS and STMicroelectronics (ST)’s MDmesh products, and deep trench etching and filling processes represented by Toshiba’s DTMOS. The SJ technology in China started relatively late. The University of Electronic Science and Technology of China, in collaboration with Shanghai Huahong Grace Semiconductor Manufacturing Corporation, successfully overcame the technical challenges of deep trench etching and filling processes. This achievement positioned China as the second country in the world, after Japan, to master this technology. In 2010, China produced its first SJ power MOS device. Companies such as China Resources Microelectronics Limited and Hangzhou Silan Microelectronics have also developed SJ manufacturing processes based on the aforementioned two types of technologies, resulting in corresponding SJ device products. Globally, the SJ technology continues to evolve. For instance, Infineon released its latest generation CoolMOS C8 product in June 2024.
Figure 1.(Color online) Typical product performance of 600 V class super junction MOSFET for 25 years.
Over the past three decades, SJ devices have made significant advancements. Analytical models from one-dimensional to three-dimensional have been theoretically established. In terms of optimization methods, the focus has shifted from electric field optimization to Ron,min optimization. In terms of device structure, discrete and integrated SJ devices have been developed, and they have been successfully deployed in wide-bandgap semiconductor materials such as SiC and GaN. Based on the concept of charge balance within SJ, new concepts such as uniform field breakdown layers and high-K breakdown layers have been introduced. The development of superjunction devices embodies the principle of "one generation of breakdown layers, one generation of devices", making it a vibrant field.
Theories of SJ devices
The concept of SJ introduces periodic P and N doping into conventional resistance-type VSL, transforming them into junction-type VSL, and changing the electric field distribution from a conventional one-dimensional distribution to a two-dimensional or even three-dimensional distribution. The establishment of analytical models for SJs mainly adopts three methods: one-dimensional simplified model[5], Fourier series method[6, 7], and Taylor series method[8]. The one-dimensional model regards the SJ as a PIN in the breakdown direction and as a PN junction in the vertical breakdown direction, ignoring the mutual modulation of electric fields in both directions. The Fourier series method takes into account the symmetry of the SJ, and expands the periodic doping into a Fourier series to achieve a dimensionality reduction solution of the Poisson equation. The Taylor series method performs a second-order Taylor expansion of the potential generated by ionizing charges inside the unit cell, which essentially reflects the linear field distribution caused by uniform doping in the vertical breakdown direction. Based on these three methods, researchers choose different optimization strategies to optimize the design of SJ devices.
Ron,min theory of silicon-based SJ devices
The analytical solution of the potential field distribution in SJ devices has solved the problem of electric field distribution, with designers being most concerned about field distribution under breakdown conditions. Fig. 2(a) shows the breakdown path AOB of the SJ and the electric field distribution along the path. Figs. 2(b) and 2(c) demonstrate the three-dimensional distribution of the bulk electric field for SJ and non-SJ devices. The field inside the SJ body is almost uniform, which is a two-dimensional field result caused by the charge field. The internal field of the non-SJ device exhibits a triangular distribution with a relatively low average field. The breakdown path spans the horizontal PN junction and reaches its maximum value at point O. The field distribution under breakdown conditions can be obtained by integrating the collisional ionization rate along the path. For a SJ structure of a given size, an increase in doping concentration N will cause both VB and Ron,sp to decrease simultaneously. The conventional method considers a single VB design, for example, choosing the electric field at the exact state of full depletion in the SJ as the optimization design point, yielding the classical Ron,sp∝VB1.32 relationship. The characteristic of such "field optimization methods" is their simplicity of analysis, but they do not achieve the lowest specific on-resistance Ron,min for the device.
Figure 2.(Color online) (a) Structure of SJ and electric field dissertation along the avalanche breakdown path; three-dimensional distribution of bulk electric field in (b) SJ and non-SJ (c) devices.
The SJ can be simply viewed as a PN junction in the vertical breakdown direction. With the continuous increase of the SJ doping concentration N, the eventual VB of the device will always equal the breakdown voltage of the horizontal PN junction. Therefore, under a given cell width W, there exists a maximum doping concentration Nmax for the SJ, and the minimum specific on-resistance Ron,min of the SJ device corresponds to a doping concentration within the range of 0− Nmax. The reduction in the device’s VB due to doping concentration N can be compensated by increasing the length of the SJ LSJ, which allows for the pursuit of the device’s Ron,min while keeping W and VB constant. This leads to theoretically providing the R-well distribution shown in Fig. 3.
Figure 3.(Color online) R-well distribution and Ron,min of SJ.
By using an optimization algorithm, a unique Ron,min design point can be obtained under the non-full depletion (NFD) mode, leading to the formulation of the device design equation[9],
The W unit is micron. Corresponding to Ron,sp−VB relation is:
The SJ devices not only break through the conventional "silicon limit", reducing the exponential term from 2.5 to 1.03, but also make the device Ron,sp proportional to the cell width W. Therefore, lower Ron,sp can be achieved by adopting narrower cell widths.
SJ 3-D depletion and nano-SJ
3-D depletion effect
SJ not only forms a 2-D interdigitated structure, but can also further form a 3-D SJ structure. Fig. 4 shows a 3-D SJ structure with hexagonal cells, which features a P-type region surround by a N-type layer. The depletion region of the SJ changes from the conventional 2-D depletion to 3-D depletion, and the charge balance changes from sectional charge balance to volume charge balance. Specifically, when the widths of the two regions are the same, the doping concentration Np in the central P region is three times that of the doping concentration Nn in the N region[10−12]. The breakdown path of the device also changes from a 2-D curve to a 3-D rotational surface, and its electric field distribution is solved by the Poisson equation in cylindrical coordinates, which can be represented as an infinite series using Bessel functions, although its form is relatively complex[12].
Figure 4.(Color online) Avalanche breakdown path and its electric field of 3-D SJ.
We propose the Taylor series method to simplify the solution of the 3-D Poisson equation, and find that its optimization characteristics are as follows: the electric field distribution in the two regions is asymmetric, with the peak electric field on AA' much higher than that on BB'; under the condition of Ron,min, it exhibits a mixed breakdown mode of P-region in the NFD mode and N-region in the FD mode. The NFD region only exists near the point A, while it is fully depleted near point B. This asymmetric field distribution leads to the optimization of the RN-well and RP-well. At the same design point, the doping concentration of the RP-well is three times that of the RN-well, as shown in Fig. 5[10].
Figure 5.(Color online) Double R-well distributions of 3-D SJ.
The global optimization is used to obtain the 3-D SJ design:
The corresponding Ron, sp−VB relationship is :
Comparing Eqs. (2) and (4), it is found that although the Ron,min of the 3-D SJ is slightly reduced compared to that of the 2-D SJ, the difference is not significant. The main reason is that when the cell width W is the same, although the electric field distribution on the breakdown path of the two types of SJ devices is slightly different, the trend and distribution are similar, and the similar field distribution results in almost identical Ron,min optimization results. It should be noted that the main reason for the reduction of Ron,min in the 3-D SJ is the increase in mobility caused by the decrease in doping concentration in the N region, and the decrease in the proportion of the P region, which reduces the parasitic JFET area of the PN junction where no current flows.
Nano-SJ
The design Eqs. (1)−(4) for Ron,min are mainly applicable to micro-scale SJs with cell widths W ≥ 0.5 μm, providing theoretical design results that optimize Ron,sp decreasing monotonically with W. When W is further reduced to sub-micron or even nanoscale dimensions, the doping concentration N increases significantly, and the Ron,sp of the SJ is mainly affected by the following four effects:
(1) JFET effect: The depletion region width of the JFET generated by the built-in potential and applied external potential cannot be proportionally reduced with W. In smaller sizes, the non-conductive region occupies a larger proportion within the cell, leading to an increase in Ron,sp. In extreme cases, it may result in pinch-off and device failure to conduct[13].
(2) Tunneling effect: The reduction in W leads to a significant increase in N, causing the potential barrier region to tilt. It may even cause the conduction band bottom of the N region in the SJ to be lower than the valence band top of the P region. The tunneling effect becomes the main factor determining the breakdown of the device, limiting the increase in doping concentration[14].
(3) Narrowing of the bandgap effect: When the optimized doping concentration of the nanoscale SJ significantly increases to the range of 1017−1019 cm−3, electrons between impurity atoms undergo covalent motion, and impurity energy levels extend into impurity bands, resulting in a narrowing of the bandgap and an increase in impact ionization rate[15].
(4) Incomplete carrier ionization effect: At room temperature, the upper limit of the concentration at which N-type impurities exhibit 90% carrier ionization is approximately 3 × 1017 cm−3. When the doping concentration increases to 3 × 1018 cm−3, only 60% of the impurities are ionized, leading to a decrease in the concentration of conducting carriers at high doping levels[16].
Taking into account the aforementioned effects, the variation of Ron,sp of the SJ device with different VB of 600, 1000, and 1500 V can be obtained as shown in Fig. 6. Different widths, W, divide the characteristics of the SJ into three regions: (1) Avalanche breakdown region (W ≥ 0.5 μm): In this region, the device experiences primarily avalanche breakdown, and the Ron,sp of the SJ is almost directly proportional to W, determined by Eq. (1); (2) Zener breakdown region (22 nm ≤ W < 0.5 μm): In this region, the influence of tunneling on the breakdown of the device must be considered. The modulation effect of the JFET on Ron,sp causes a slower decrease with decreasing W. At 100 nm, the minimum value of Ron,sp is achieved, determining the size limit, Wmin, of the SJ; (3) JFET pinch-off region (W < 22 nm): Considering the effect of JFET, the SJ will experience complete pinch-off at 22 nm, rendering it unable to conduct current.
Figure 6.(Color online) Ron,sp versus W functions of SJ.
Under the condition of Wmin, the SJ limit Ron,sp−VB relation is :
Taking the 600 V SJ as an example, the Ron,sp provided in Eq. (5) is only 0.37 mΩ∙cm2, which is approximately two orders of magnitude lower than the best typical experimental results currently achieved. Considering the actual fabrication process, interdiffusion between the N-region and P-region of the SJ is unavoidable. Especially when entering sub-micron scales, the doping distribution of the SJ transitions from an ideal rectangular distribution to a Gaussian distribution. This interdiffusion leads to mutual compensation between the N-region and P-region, increasing the width of the JFET.
This limitation restricts further reduction in the specific on-resistance of the SJ. The process limit is related to the standard deviation of impurity Gaussian distribution, and its value cannot continue to decrease. For instance, if the SJ is formed using ion implantation, the minimum cell width is approximately 0.2 μm.
Wide band gap SJ Ron, min extension
The theory established based on Si SJs is applicable to wide bandgap SJ devices[17−19]. In this section, the discussion is focused on SiC SJs. The main differences between Si and SiC materials are as follows: (1) Dielectric constant: the relative dielectric constant of SiC decreases from 11.9 of Si to 9.8, which affects the electric field value from ionized charges; (2) impact ionization coefficient: the impact ionization coefficient of SiC material has anisotropy[20], which affects the avalanche breakdown under given electric field distribution conditions; (3) mobility: it affects the speed of on-state carriers[21]; (4) incomplete ionization effect: for SiC doped with nitrogen and aluminium, the ionization energies of carriers are ΔED = 65 meV and ΔEA =191 meV, respectively[22], while for Si doped with P and B, the ionization energies are 44 and 45 meV, respectively. According to the Fermi−Dirac distribution, the carrier concentration and ionization energy have an exponential relationship. Additionally, due to the optimized doping concentration of SiC being higher than that of Si, incomplete ionization of carriers at room temperature may occur, resulting in carrier concentration lower than the doping concentration[16]; (5) intrinsic carrier concentration ni: it affects the value of the built-in potential, thereby changing the current path caused by parasitic JFET.
Fig. 7 compares the R-well distributions of SiC SJs and Si SJs. The figure presents the R-well for SiC SJs considering complete ionization and incomplete ionization with <0001> crystal orientation. Taking into account the incomplete ionization effect, the overall value of R-well in SiC slightly increases, and the difference increases with the increase of doping concentration, ultimately leading to a slight decrease in optimized concentration and an increase in Ron,min. If considering the impact of crystal orientation on the ionization rate, the right boundary concentration of R-well determined by Nmax in SiC significantly decreases. The breakdown of actual SiC SJs is mainly determined by the crystal orientation impact ionization rate on the low-concentration side and by the crystal orientation impact ionization rate on the high-concentration side, indicating a coupling between the two directions. Compared to Si SJs, SiC SJs widen the range of R-well concentrations. Taking into account the aforementioned five differences, the value of Ron,min in SiC SJ devices is reduced by a factor of 21 compared to Si SJ devices.
Figure 7.(Color online) R-well distribution a of SiC SJ.
The Ron,sp of SJ devices decreases monotonically with W, so achieving a narrower W using new process techniques to realize lower Ron,sp is the goal pursued by silicon-based SJ devices. Taking 650 V SJ MOS device products as an example, W has gradually decreased from an initial range of 15−20 μm to the current range of 3−5 μm. The doping concentration in the SJ region has increased from the order of 1014 cm−3 to even 1016 cm−3. Ron,sp has also decreased from the conventional "silicon limit" corresponding to 89.4 mΩ∙cm2[1] to 6.54 mΩ∙cm2 in the latest generation of SJ devices by Shanghai Huahong Grace Semiconductor Manufacturing Corporation, achieving a reduction of 92.7%. The characteristic of SJ devices is that only electrons in the N-region participate in conduction when the device is in the on-state, and the conductive area occupies half of the entire unit cell area. To solve this problem, SJ IGBT devices have been developed, which achieve P-region conduction through heavy hole injection. For the SJ MOS, an asymmetric structure is employed with a narrow P-region and a wide N-region in the device unit cell to increase the conductive area. In recent years, silicon-based integrated SJ devices have also made significant progress, achieving mass production on 700 V BCD process platforms and developing new structures for submicron integrated SJ devices[22, 23].
SJ IGBT
Introducing SJ into insulated gate bipolar transistor (IGBT) enables the realization of a typical structure of SJ IGBT as shown in Fig. 8[24]. In principle, there are two main differences between SJ IGBT and SJ MOS: Under the on-state condition, the P-region of the SJ acts as a low-resistance path for hole conduction, resulting in a larger conduction area compared to SJ MOS, which may achieve lower forward voltage drop. During the turn-off process, the extension of the depletion layers between the SJ N-region and P-region can sweep out a large number of carriers from the drift region, thereby reducing the tail current effect. To achieve better device characteristics, an N-type layer can also be introduced between the SJ P-region and the surface P-body to stop the continuous hole during device turn-off.
Figure 8.(Color online) Typical structures of SJ IGBT with (a) P-pillar connected to P-body and (b) P-pillar separated from P-body can achieve lower turn-off losses under different SJ doping concentrations. Reproduced with permission from Refs. [25, 26].
IGBT achieves drift region conductivity modulation through anode injection of carriers. During the transport of non-equilibrium carriers in the drift region, their concentration gradually decreases due to recombination and other factors. Therefore, the non-equilibrium carrier concentration may be higher or lower than the uniform doping concentration of the SJ. When the non-equilibrium carrier concentration is higher than the SJ concentration, conductivity modulation occurs. Conversely, the SJ acts as a low-resistance path, gradually transforming non-equilibrium carriers into quasi-unipolar transport, which increases the concentration of unipolar carriers. In Fig. 8(a), the SJ P-region is connected to the P-body region and can extract excess carriers as the base region of a parasitic BJT, shortening the transport distance of excess carriers. Therefore, under medium doping, it may lead to an increase in excess carrier concentration in the anode region, increasing turn-off losses. Fig. 8(b) shows a structure where the P-region is disconnected from the P-body[25]. This structure does not change the carrier transport distance, and the SJ only changes the distribution of large-injection non-equilibrium carriers in the vertical breakdown direction. It does not significantly increase the concentration of non-equilibrium carriers near the anode, so it can achieve lower turn-off losses under different SJ doping concentrations[26].
Fig. 9 presents the experimental results of the trench-gate SJ IGBT based on Fig. 7(b)[26]. The width and doping concentration of the P-region are 4 μm and 3 × 1015 cm−3, respectively. After deep trench etching and epitaxial filling of the P-region, an additional N-epitaxy layer is added to separate the P-region from the P-body. After forming a front-side passivation layer, the chip thickness is reduced, and the thickness of the SJ region is shortened to 41.5 μm. The measured results show that at a current density of 674 A/cm2, the forward voltage drop of the ultra-thin SJ IGBT is 1.86 V, corresponding to an on-resistance of 2.76 mΩ∙cm2. Under the same cell size, the minimum on-resistance (Ron,min) of the SJ MOS device is 6.1 mΩ∙cm2. The dual-conductivity of the SJ IGBT can reduce the specific on-resistance of the device by more than half compared to the theoretical limit of the SJ MOS device.
Figure 9.(Color online) (a) Structure and (b) SEM of SJ IGBT with ultra-thin wafer thickness; compared with thin SJ-IGBT both at 650 A/cm2 and at room temperature, the on-state voltage of the ultrathin SJ-IGBT could be decreased by about 160 mV, turn-off energy loss could be decreased by 22%. Reproduced with permission from Ref. [26].
To maintain a strict charge balance, it is generally believed that the N-pillar and P-pillar of the SJ should have the same width and doping concentration. However, this leads to the actual conducting area of the SJ being approximately half of the total chip area, resulting in lower utilization efficiency. Therefore, it is possible to minimize the proportion of the P-region and increase the conducting area of the N-region to optimize device characteristics[27]. In practical processes, the width of the P-pillar is determined by process capabilities. Factors such as multiple epitaxial growth steps, high-temperature processes, and gapless filling after deep trench etching can all limit further reduction in the width of the P-region.
Fig. 10 presents the recently reported concept of the super-QTM (Super-Q) device by ideal semiconductor devices (iDEAL) Semiconductor company, along with its SEM image. This structure, through process innovations[28], has the potential to achieve an N-region area of 95% of the total chip area. This allows for a continuous reduction in Ron,sp of the device, assuming the epitaxial layer concentration remains unchanged. Similar to 3-D SJs, the design concept of Super-Q still aims to modify the proportion of the N-region and P-region. Its Ron,min characteristics are similar to conventional SJs with the same cell width (where the sum of N-pillar and P-pillar widths is equal). The significant reduction in Ron,sp is primarily attributed to the comparative structure rather than the Ron,min design.
Figure 10.(Color online) Super-Q devices. (a) Concept and (b) SEM picture. Reproduced with permission from Ref. [28].
SJ, as a universal low-resistance VSL, has been introduced into integrated devices to reduce Ron,sp. Research on integrated SJ devices focuses on two aspects: suppressing the substrate assisted depletion (SAD) effect[29] to enhance VB and Ron,min design under the optimized substrate. The SAD effect can be theoretically described using an equivalent substrate (ES) model[30], which reveals that the essence of the SAD effect is that the negative ionized charges in the substrate disrupts the charge balance in the surface SJ, causing incomplete depletion of the P-region and lower VB. Consequently, optimized ES conditions for eliminating the SAD effect are achieved by charge neutrality condition and uniform surface field condition.
To suppress the SAD effect, two optimization approaches have been developed: removing substrate charges through substrate etching or the use of special substrate materials such as sapphire. The second method is charge compensation, which has led to the development of new device structures with compensations in x, y, and z directions[31−37]. Fig. 11 illustrates an integrated SJ device with an optimized ES layer, where the high-voltage substrate satisfies the optimized ES conditions. Further optimization can be achieved through global optimization to obtain the Ron,min of the device and its corresponding design formula.
Figure 11.(Color online) Integrated SJ device with optimized ES.
The Ron,sp of integrated SJ devices is inversely proportional to the depth H of the SJ region. In principle, multiple epitaxy or deep trench filling processes similar to those used for vertical SJs can be used to achieve the SJ. However, considering cost and process compatibility, most reported integrated SJ devices currently use surface implantation once or multiple times to form the SJ. The thick photoresist used in high-energy implantation limits the further reduction of the SJ width. Therefore, a integrated SJ structure as shown in Fig. 12 was proposed[38]. By optimizing the thermal budget, an integrated sub-micron SJ device with a P-pillar depth of only 190 nm can be formed after surface implantation experiences only impurity activation in the source−drain region. The drift region of the device has an N-type doping concentration as high as 9.7 × 1012 cm−2, and the Ron,sp is reduced by 62.2% compared to the theoretical limit of conventional triple reduced surface field (RESURF).
Figure 12.(Color online) Integrated sub-micron SJ device; a measured low Ron,sp of 27.8 mΩ· cm2 was observed under a VB of 622.6 V.
With the development of semiconductor manufacturing processes, wide bandgap-based SJ devices have rapidly advanced, with research primarily focused on theoretical modeling and manufacturing processes. Under the same SJ size conditions, wide bandgap semiconductors primarily reduce the coefficient term in the Ron,sp−VB relationship of SJ devices. If the critical field Ec of the material increases by a factor of 10, the drift region length can be reduced to 1/10 at the same VB, and the doping concentration can be increased by a factor of 10. If the aspect ratio remains unchanged, the Ron,sp of wide bandgap SJ devices can be reduced by approximately 2−3 orders of magnitude, making them highly attractive in the field of ultra-high voltage applications.
SiC SJ devices
One of the important directions in the development of high-voltage SiC devices is the further introduction of the SJ concept into SiC power devices. The main challenges in SiC SJs are as follows: due to the strong chemical bonds between carbon and silicon atoms, the impurity diffusion coefficient is extremely low at typical process temperatures, making it impossible to form continuous SJ stripes through diffusion. This leads to a significant increase in the number of epitaxial growth steps for SiC SJs compared to silicon-based SJs. SiC materials typically have a hexagonal symmetric structure, and within the crystal, there is an electric dipole layer formed by the difference in electronegativity between the two types of atoms. Deep trench etching will result in several different crystal facets and complex dangling bonds on the bottom and sidewalls, making epitaxial growth significantly more challenging and hindering the formation of a homogeneous epitaxial structure.
Fig. 13 shows a SiC SJ device formed by doping implantations into the trench walls using deep trench etching[39]. The experiment verifies that the device achieves a Ron,sp of 80 mΩ·cm² while withstanding a VB of 1200 V. Due to the low diffusion coefficient of impurities in SiC, it is easier to achieve a SJ structure with a narrower P-pillar width. After tilted implantation, the trench is filled with an insulator, resulting in a significant area of non-conductive regions. Moreover, as the trench depth-to-width ratio increases, the difficulty of dopings of trench walls also increases.
Figure 13.(Color online) (a) SiC SJ based on deep trend etching and tilted implantation. (b) The experiment verifies that the device achieves a Ron,sp of 80 mΩ·cm² while withstanding a VB of 1200 V. Reproduced with permission from Ref. [39].
Fig. 14 shows SEM images of a SiC SJ device achieved by multiple epitaxial implantations[40]. The length of the SJ layer in the figure is 5.2 μm, and 7 epitaxial growth steps were used, which is due to the difficulty of P-type impurity diffusion. Since the number of epitaxial growth steps is proportional to the drift region length, this method is currently mainly used to achieve SiC SJ devices at the 1000 V level. Ref. [41] used 16 and 28 epitaxial growth steps to achieve semi-SJ and full-SJ SiC devices at the 3300 V level, respectively. Ultra-high-energy implantation and epitaxial overgrowth can also be used to fabricate kilovolt-level SiC SJ devices[42].
Figure 14.SiC SJ based on multiple epitaxy and repeated implantations. A 1.2 kV-class superjunction (SJ) UMOSFET was realized using a multi-epitaxial growth method. Reproduced with permission from Ref. [40].
To achieve a longer drift region, Fig. 15 illustrates the deep trench etching epitaxial process for SiC SJ devices[43]. This method enables the realization of SJ region with a length greater than 20 μm and a trench aspect ratio of 9−10. Similarly, in SiC materials, an asymmetric SJ design can be employed, which can be extended to 3-D structures as shown in Fig. 16[44−47]. The figure presents a SiC charge-balanced MOSFET, characterized by introducing multiple layers of discrete strip-like P-pillars in N-type SiC to maintain overall charge balance. The discrete P-regions are connected to the source through a P-bus structure formed by multiple high-energy implantations, aiming to minimize the proportion of P-regions and increase the conductive N-region area. For kilovolt-rated SiC SJ devices, the channel resistance becomes significantly higher, and special channel structures can be utilized to reduce the channel resistance[48].
Figure 15.(Color online) Deep trench etching and epitaxial filling process for SiC SJ. The measured Ron,sp of a 7.8 kV SJ MOSFET was 17.8 mΩ·cm2, which is less than half the Ron,sp of the state-of-the-art 6.5 kV-class SiC MOSFET with an n-type drift layer. Reproduced with permission from Ref. [43].
GaN is another semiconductor material widely studied in the field of power semiconductor devices, which can be classified into two categories: two-dimensional carrier transport devices and bulk material doping devices. The former relies on heterojunctions to form two-dimensional carrier transport, where the carrier concentration is relatively independent of doping concentration and is determined by the heterojunction two-dimensional potential well. The latter is designed similarly to SiC materials, where the carrier concentration depends on the doping concentration. Therefore, GaN can form a general PN junction structure through hetero-doping, and can also utilize charge-balanced polarization charges in a layered structure to simultaneously form two-dimensional electron and hole gases, as shown in Fig. 17(a)[49−55].
Figure 17.(Color online) GaN SJ with multiple current paths. It has been reported that GaN SJ has achieved a Ron,sp reduction to 100.8 mΩ·cm2 at a VB of 12.5 kV.
When the device is in the on-state, both electron and hole gases participate in conduction, reducing the device’s on-resistance. Under off-state conditions, the polarization charges automatically satisfy charge balance, optimizing the electric field in the voltage sustaining layer, thus forming a new type of charge-balanced voltage sustaining layer structure. Fig. 17(b) shows a multi-channel GaN Schottky barrier diode with a similar SJ layered structure[56], where the introduction of the anode trench provides multiple electron paths. In current research, it has been reported that GaN SJ has achieved a Ron,sp reduction to 100.8 mΩ·cm2 at a VB of 12.5 kV[57].
Fig. 18(a) illustrates a typical structure of a GaN SJ diode formed by bulk material doping[58]. The introduction of the SJ allows for significantly higher doping in the drift region compared to conventional one-dimensional drift regions, resulting in a significant improvement in Ron,sp of the device under the same VB. Fig. 18(b) shows a non-uniform doping profile in the drift region, with P and N stripes, and channel switching achieved through lateral two-dimensional electron gas at the surface[59]. Fig. 19 presents a scanning electron microscope (SEM) image of a longitudinal GaN SJ diode device[60].
Figure 18.(Color online) Vertical GaN SJ device structure. (a) SJ GaN diode; (b) SJ high electron mobility transistor. Reproduced with permission from Ref. [58, 59].
Figure 19.(Color online) SEM image of vertical GaN SJ device. (a) Side-view SEM images of GaN pillars; (b) cross-section FIB-SEM images of the SJ region. GaN SJ-PNDs on GaN and sapphire both show a VB of 1100 V, with the Ron,sp extracted to be mΩ·cm. Reproduced with permission from Ref. [60].
With the continuous developments of processes and technologies, research on power semiconductor devices has expanded to include ultra-wide bandgap semiconductor materials such as Ga2O3 and diamond with bandgaps greater than 5 eV. As an innovative concept, SJs can also be applied to these materials and develop corresponding new structures for SJ devices. Recently, researchers report the first experimental demonstration of a vertical SJ device in wide bandgap Ga2O3[61]. Benefitted from the high doping in Ga2O3, the SJ Schottky barrier diode achieves a Ron,sp of 0.7 mΩ·cm2 with a low turn-on voltage of 1 V and high VB of 2000 V.
Concept expansion of charge-balanced field modulation
The essence of optimizing device characteristics by SJ lies in the introduction of charge-balanced field modulation. This involves introducing a balanced charge field within the VSL, which modulates the original electric field. By ensuring the breakdown characteristics of the device, it is possible to increase the doping concentration as much as possible to reduce Ron,sp. In fact, SJ is just one method of introducing a balanced charge field. Apart from introducing ionized charges, other methods can be employed within the VSL to introduce charges and achieve charge-balanced field modulation. In this section, we will introduce the homogenization field (HOF) VSL and the high-K VSL, which introduce adaptive balanced charges or dielectric polarization charges within the VSL to achieve charge-balanced field modulation.
HOF voltage sustaining layer
Fig. 20(a) shows the structure and electric field distribution of the HOF device[62], which replaces the SJ PN cell with a metal insulator semiconductor (MIS) type cell, periodically introduced into the VSL. This structure not only has periodic distribution of cells in the vertical voltage-sustaining direction like SJ, but also has periodic distribution in the voltage-sustaining direction. The two-dimensional periodicity of the HOF structure brings the two-dimensional periodicity of the electric field, as shown in Fig. 20(b)[63], thus achieving uniformization of the VSL electric field.
Figure 20.(Color online) HOF structure and electric field. (a) Schematic structure; (b) 3D electric field distribution.
Preliminary studies have found that the HOF homogenization VSL is a relatively "ideal" VSL, which not only achieves VSL homogenization, but also improves doping concentration and process tolerance, and has achieved good simulation and experimental performance. The depletion of the MIS structure depends on the potential difference between M and S. If the potential of M is lower than that of S, the N-type drift region can be depleted, whereas if the potential of M is higher than that of S, the P-type drift region can be depleted. The two-dimensional periodicity of the HOF structure results in the intermediate S layer of each voltage-sustaining cell shown in Fig. 20(a) being surrounded by four separate MIS structures. Therefore, for the S layer, there simultaneously exists a metal Md with a higher potential near the drain end or a metal Ms with a lower potential near the source end. This unique structure allows the HOF cell to assist in depleting both N-type and P-type doping regions. The four metal electrodes can adaptively induce asymmetric charges at different doping concentrations to maintain charge self-balancing. As a result, while increasing VB, the HOF structure significantly reduces Ron,sp and increases process tolerance.
Based on this, we proposed a series of HOF devices and conducted experimental researches. Typical structures are shown in Fig. 21. To ensure the uniform field characteristics of the HOF structure, the (single HOF, S-HOF) device in Fig. 21(a) connects the MIS trenches with equal source−drain distances through surface equal-potential metal rings[64]. When a high voltage is applied to the drain, a gradually increasing potential is coupled from the source to the drain in the MIS arrays, with equal potentials between adjacent equal-potential rings. However, when the doping concentration significantly increases, the structure may encounter the issue of discontinuous depletion between separate MIS structures. To address this, the complementary HOF (C-HOF) structure in Fig. 21(b) was proposed[65], where a P-type doping region introduced on the surface ensures continuous depletion between different MIS cells, thereby enhancing the doping dose. Furthermore, to solve the issue of continuous depletion within the bulk, the multiple depletion HOF (M-HOF) device structure in Fig. 21(c) was proposed[66], which transforms the HOF separation trench into a double-ellipse structure, further optimizing the device characteristics. These three structures were selected as cover Highlight papers for IEEE Electron Device Letters in 2020, 2021, and 2023, respectively.
Figure 21.(Color online) New structures of HOF devices; (a) S-HOF device; (b) C-HOF device; (c) M-HOF device; it has been demonstrated experimentally that the M-HOF device achieved a Ron,sp of only 15.5 mΩ·cm2 at a breakdown voltage VB of 436 V.
The unique structure of HOF also provides a new approach to prevent the premature breakdown caused by the terminal curvature effect in integrated devices. Based on compatible processes, a dielectric terminal technology, as shown in Fig. 22, was proposed[67]. Continuous MIS trenchs are introduced at the terminal curvature junction, which intercepts the electric field lines directed towards the region with smaller curvature. This eliminates the curvature effect and ensures that the breakdown voltage in the terminal region does not vary with the radius of curvature.
Figure 22.(Color online) Dielectric termination technology; continuous MIS trenchs are introduced at the terminal curvature junction, which intercepts the electric field lines directed towards the region with smaller curvature.
Fig. 23 presents the experimental results of the HOF device[65]. As the doping dose Dn in the drift region of the device continues to increase, charge self-balancing occurs, resulting in almost constant VB and a continuous decrease in Ron,sp. Under the on-state condition, charge self-balancing in HOF devices weakens the influence of carriers on the electric field distribution, enabling a larger safe operating region.
Figure 23.(Color online) Measured results of HOF devices. (a) VB and Ron,sp as functions of Dn. (b) On-state Id versus Vd curves.
In addition, it was found that the equal-potential rings of the HOF structure can be used as a shielding structure to eliminate the influence of high-voltage interconnection (HVI) above the drift region, forming a new HVI technology.
High-K voltage sustaining layer
Academician Xingbi Chen also proposed a new VSL with alternately arranged high-K dielectric and semiconductor layers, as shown in Fig. 24(a)[68]. The polarized charges generated by dielectric coupling can maintain charge balance with ionized impurities in the drift region, achieving balanced charge field modulation. In the on-state, due to the significantly higher conductivity of the silicon layer compared to the high-K dielectric layer, the current density in the silicon layer is much larger than that in the high-K dielectric layer, resulting in a low on-resistance of the device. In the off-state, the high dielectric constant of the high-K dielectric layer causes most of the electric field vectors to terminate from the drain side through the high-K dielectric layer to the source side, resulting in lower electric fields within and on the surface of the silicon layer. This configuration allows the device to exhibit a high breakdown voltage.
Figure 24.(Color online) (a) VDMOS with high-K dielectric. (b) Two-dimensional electric field vector distribution. Reproduced with permission from Ref. [68].
The electric field distribution in the VSL is shown in Fig. 24(b). Compared to the SJ structure, the advantage of the high-K VSL lies in the polarized charges generated by coupling, which can vary with the doping concentration in the drift region. Therefore, high-K devices have a wider process tolerance. Additionally, high-K devices do not suffer from the JFET problem caused by the built-in potential, making them potentially more advantageous in narrow drift region devices. The high-K materials that can be considered for use in current industry processes are HfO2, SiON, ferroelectric materials and doping conductive particles in insulators to obtain high-K characteristics, etc.
The two-dimensional analytical model for the high-K VSL was first provided by the research team of Xingbi Chen. They also conducted an analysis of the high-K VSL structure with hexagonal cells[69, 70]. The basic approach involved solving the Poisson simulation in the semiconductor region and the Laplace equation in the dielectric region separately, while ensuring the continuity of potential displacement at the interface between the high-K layer and the semiconductor. Ultimately, a series solution for the two-dimensional potential and electric field distribution, as shown in Fig. 25, was obtained. For more detailed information, readers can refer to the relevant papers.
Figure 25.(a) Mechanism of high-K device. (b) Hexagonal cell structure of high-K device. Reproduced with permission from Ref. [69, 70].
Based on the high-K VSL, a series of discrete and integrated devices have been developed. Fig. 26(a) illustrates the SJ VDMOS structure with a high-K dielectric and the high-K dielectric UMOS structure with a low-resistance channel[71]. In these structures, the high-K dielectric is placed in the voltage withstand region, while narrow N-type regions with high doping concentrations are located on both sides to serve as low-resistance channels. The narrow N regions with high doping concentrations can be formed through ion implantation at a small tilt angle, making the fabrication process relatively simple. The Ron,sp of this structure is reduced by 67% compared to conventional SJ VDMOS. Fig. 26(b) shows the high-K trench gate IGBT structure[72]. By replacing the P region in the SJ with a high-K dielectric, the problem of reduced VB due to charge imbalance can be mitigated. Additionally, the high-K dielectric enables rapid depletion of the drift region during device turn-off, significantly reducing the device’s turn-off losses.
Figure 26.(Color online) Discrete high-K devices. (a) High-K dielectric UMOS structure with a low-resistance channel. (b) High-K trench gate IGBT.
High-K dielectrics have also been introduced in lateral devices. Fig. 27(a) shows the structure of a high-K PLDMOS device[73]. A high-K dielectric layer is coated on the surface of the drift region to modulate the surface electric field of the device, while the high-K material serves as the gate dielectric layer to increase control capability. Fig. 27(b) depicts a three-gate high-K LDMOS[74], which increases the N-drift concentration by introducing a high-K dielectric to modulate the surface electric field of the drift region. The design can also form an accumulation layer on the side of the high-K dielectric, which has a more significant effect on low-voltage devices. Fig. 27(c) presents a SJ LDMOS with a high-K dielectric at the drain side[75]. Due to the strong coupling effect of the high-K dielectric, the depletion region extends towards the substrate, enhancing VB of the device by suppressing the impact of the substrate assisted depletion effect. Fig. 27(d) introduces a high-K dielectric at the edge of the conventional trench structure, creating an auxiliary depletion effect around the dielectric to optimize the performance of the device[76].
Introducing balanced charges in the VSL to modulate the internal electric field for field uniformity in the off-state and increased carrier concentration in the on-state is a general approach in the design of power semiconductor devices, as exemplified by HOF and high-K devices. These are two typical examples of charge modulation mechanisms. The underlying principles and methods are similar to those of SJ devices. Designers only need to consider the different types of balanced charges and the variations in implementation processes, allowing for efficient and effective application of similar principles across different devices.
Conclusion and prospects
This article provides a comprehensive review of the latest research advancements in power SJ devices. By introducing balanced charge modulation within the VSL, SJ devices successfully broke through the conventional "silicon limit" and achieved a new relationship of Ron,sp∝VB1.03. The development of SJ devices not only involves the transition from two-dimensional to three-dimensional cell structures and from symmetric to asymmetric designs but also includes precise control of size reduction from the micrometer scale to the nanometer scale, opening up new avenues for innovation. Furthermore, the breakthroughs in SJ devices are not limited to silicon materials but have also sparked extensive research in wide bandgap semiconductors such as SiC and GaN. The balanced charge modulation mechanism of SJs has also been successfully applied to HOF devices and high-K devices, leading to the development of a series of novel devices. As one of the most innovative concepts in the field of power semiconductors, SJ devices have made remarkable progress in terms of performance, reliability, and integration, and have achieved large-scale commercialization.
The potential prospects of SJ are illustrated in Fig. 28. The first direction is the "more silicon" development for silicon-based SJ, where the Ron,sp versus VB relationship has been reduced from Ron,sp∝VB2.5 to Ron,sp∝VB1.32, and Ron,sp∝VB1.03. SJ is expected to continue integrating with different devices, leading to the development of new devices such as SJ-based MOS, IGBT, and BJT. The concept of charge balance is anticipated to further expand into new VSLs like HOF, and there is potential for integration with emerging technologies such as artificial neural networks (ANN). The second potential direction involves the "more than silicon" approach, which integrates SJ concept with wide-bandgap semiconductors such as SiC, GaN, Ga2O3, and ZnO. This entails considering various material parameters like bandgap width, dielectric constant, impact ionization rate, and mobility to develop corresponding design theories and new device structures. The primary goal is to reduce the coefficient C in the Ron,sp = CVBn relationship. Fig. 28 presents a comparison of typical experimental results with the silicon limit. SJ technology has completely surpassed the silicon limit in silicon-based materials, nearly reached the SiC limit in SiC materials, and is still in its infancy for GaN and Ga2O3.
Figure 28.(Color online) A comparison of the performance of current SJ devices.
The prospects of SJ is illustrated in Fig. 29. All of these advancements will drive power semiconductor characteristics towards high power density and low loss. SJ will continue to deeply integrate with wide bandgap materials, advanced manufacturing processes, and packaging technologies to further enhance the overall performance of semiconductor power devices. The ongoing development in this field will undoubtedly bring more innovations and breakthroughs to the field of power semiconductor devices and power integrated circuits, leading the frontier exploration of future technologies.
Chao Ma, Weizhong Chen, Teng Liu, Wentong Zhang, Bo Zhang. Recent developments in superjunction power devices[J]. Journal of Semiconductors, 2024, 45(11): 111301